

## AMERICAN INTERNATIONAL UNIVERSITY-BANGLADESH (AIUB)

Faculty of Engineering
Department of Electrical and Electronic Engineering
Undergraduate Program



## PART A

1. Course No/Course Code EEE 3101

2. Course Title Digital Logic and Circuits

3. Course Type Core Course

4. Year/Level/Semester/Term Third year (5<sup>th</sup> Semester)

5. Academic Session Summer 2022-23

6. Course Teachers/Instructors Mr. Nafiz Ahmed Chisty, Mr. Biswajit Baanik Pathik, Mr. Rethwan

Faiz, Mr. Abir Ahmed, Mr. Md. Shahariar Parvez

7. Pre-requisite (If any) EEE 2103: Electronic Devices

8. Credit Value 3 credit hours

9. Contact Hours 4 hours of theory per week

10. Total Marks

11. Mission of EEE Department

12. Vision of EEE Department

• Educate young leaders for academia, industry, entrepreneurship, and public and private organization through theory and practical knowledge to solve engineering problems individually and in teams.

- Create knowledge through innovative research and collaboration with multiple disciplines and societies.
- Serve the communities at national, regional, and global levels with ethical and professional responsibilities.

To become a front runner in preparing Electrical and Electronics Engineering graduates to be nationally and globally competitive and thereby contribute value for the knowledge-based economy and

13. Rationale of the Course (Course

welfare for the people of the world. This is core course of Electrical and Electronic Engineering & Computer Engineering program that presents basic tools for the design of digital circuits. It serves as a building block in many disciplines that utilize data of digital nature like digital control, data communication, digital computers etc.

14. Course Content

Description)

The course is designed to provide students with:

- Perform arithmetic operations in many number systems, Manipulate Boolean algebraic structures, Implement the Boolean Functions using NAND and NOR gates, Simplify the Boolean expressions using Karnaugh Map.
- Analyze and design various combinational logic circuits, Study of Storage Elements: Introduction to the behavior and structure of latches, flip-flops, and registers, Understand the importance of state diagram representation of sequential circuits, Study Sequential Circuits: Analyze and design clocked sequential circuits, Perform Timing Analysis:
- Introduction to timing analysis of combinational and sequential circuits. Special characteristics of Digital logic families and their comparative discussion. Definition and Problem solving on Fan out, Noise Margin, Propagation Delay, Power Dissipation, Duty Cycle and Speed Power Product. Diode Logic Gates.
- Basic Diode Transistor Logic Gates: RTL, DTL and Modified DTL with operational detail. MOS and CMOS

# **15.** Course Outcomes (CO)/Course Learning Outcomes (CLOs):

By the end of this course, students should be able to –

| COs/<br>CLOs<br>Number | COs/CLOs Statements                                                                                                                                                                                                                                                                                                                                                            | K | P               | A | Assessed<br>Program<br>Outcome<br>Indicator | BNQF<br>Indicat<br>or | Teaching - Learning Strategy | Assessment<br>Strategy                                |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------|---|---------------------------------------------|-----------------------|------------------------------|-------------------------------------------------------|
| 1                      | Apply laws of Boolean Algebra for implementing combinational digital logic circuits (gate and transistor level) and for the calculation of performance parameters (Fanout, Fan-in, Power dissipation, Speed power products, Noise margin) along with along with Adders, Magnitude Comparators, Encoder, Decoder, Multiplexer and Demultiplexer with the familiarity of issues. | 2 |                 |   | P.a.2.C3                                    | FS.2                  |                              | Quiz 1,<br>Quiz 2,<br>Assignment<br>, Midterm<br>Exam |
| 2                      | Develop a system in context of Digital logic circuits with 555 timer and transistors for conflicting requirements of complex engineering problem.                                                                                                                                                                                                                              | 3 | P1,<br>P2<br>P6 |   | P.a.3.C3                                    | FS.1                  |                              | OBE<br>Assignmen<br>t<br>(Final<br>Term)              |
| 3                      | Apply basic digital signal techniques, latches and flip-flops with the familiarity of issues for different signal converter and sequential logic circuits.                                                                                                                                                                                                                     | 1 |                 |   | P.a.1.C3                                    | FS.1                  |                              | Quiz 4,<br>Quiz 5,<br>Final term<br>Exam              |
| 4                      | Demonstrate individual skills as a leader in solving combinational or sequential digital circuits.                                                                                                                                                                                                                                                                             |   |                 |   | P.i.2.A5                                    | FS.5                  |                              | Project<br>Presentatio<br>n                           |

# 16. Mapping with Course Learning Outcomes (CLOs) with Program Learning Outcomes (PLOs)

| CLOs | PLO<br>1 | PLO<br>2 | PLO<br>3 | PLO<br>4 | PLO<br>5 | PLO<br>6 | PLO<br>7 | PLO<br>8 | PLO<br>9 | PLO<br>10 | PLO<br>11 | PLO<br>12 |
|------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|-----------|-----------|
| 1    | FS.2     |          |          |          |          |          |          |          |          |           |           |           |
| 2    | FS.1     |          |          |          |          |          |          |          |          |           |           |           |
| 3    | FS.1     |          |          |          |          |          |          |          |          |           |           |           |
| 4    |          |          |          |          |          |          |          |          | FS.5     |           |           |           |

# PART B

# 17. Course plan:

By the end of this course, students should be able to –

| Time<br>Frame<br>(Week) | Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Teaching<br>Learning<br>Strategy | Assessment<br>Strategy                                                | Corres<br>pondin<br>g COs<br>/CLOs | Assessm<br>ent Tools                       |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------|------------------------------------|--------------------------------------------|
| Week 1                  | Mission & Vision of AIUB, Dept. of EEE, Digital Logic Design meaning and objectives of this course.  *Introduction to Integrated Circuit (IC).  *Special Characteristics of digital logic families  *Binary Logic, Logic gates and their truth table  *Diode Logic gates Basics of semiconductor memory  * Logic Gates: using RTL, Solutions of RTL Logic family mathematical problems  *Logic Gates: using DTL and Modified DTL.  *Problem solving on Fan of DTL gate.  and Modified DTL gate  *MOS and CMOS logic with operation detail.  *Negative temperature co-efficient  *Design CMOS logic circuits from equation | Lecture<br>Tutorial              | *Calculation-<br>based<br>question:                                   | 1,                                 | Quiz 1,<br>Term<br>Exam                    |
| Week 2                  | Boolean algebra, Simplification of logic function using Boolean Algebra, Implementing circuit from Boolean expressions.  De-Morgan's law Universal gates and Implementation of Basic Combinational Logic Circuits using Universal Gates only                                                                                                                                                                                                                                                                                                                                                                              | Lecture<br>Tutorial              | test/ mid-term exam *Theoretical- based question: test/ mid-term exam | 3                                  | Quiz 2,<br>Term<br>Exam                    |
| Week 3                  | Simplifying Boolean Expression using algebraic manipulation Boolean expression in Sum of Product (SOP) and Product of Sum (POS) form, Canonical forms Standardization of SOP/POS expressions and conversions between them Simplifying Boolean Expressions using K – map                                                                                                                                                                                                                                                                                                                                                   | Lecture<br>Tutorial              |                                                                       | 1                                  | Quiz 2,<br>Term<br>Exam,<br>Assignm<br>ent |
| Week4                   | *Adder: Half adder, Full adder, 2's complement *Magnitude Comparators *Decoders, Encoders, Priority Encoders, Cascading of Decoders,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Lecture<br>Tutorial              |                                                                       | 3                                  | Assignm<br>ent                             |
| Week 5                  | *Multiplexers, De-Multiplexer Boolean<br>Function implementation using<br>Multiplexers, Cascading of Multiplexers,<br>De-Multiplexers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Lecture<br>Tutorial              |                                                                       | 3                                  | Term<br>Exam                               |
| Week 6                  | MID-TE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RM EXAM WE                       | EK                                                                    |                                    |                                            |

| Week 7  | *Sequential Logic Circuit,  *Different types of Flip – flop (S-R, J-K, D and T), Timing Diagram  *Different types of Flip – flop (S-R, J-K, D and T), Timing Diagram                                                                                                       | Lecture<br>Tutorial |                                                           | 2    | Term<br>Exam                                            |  |  |  |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------|------|---------------------------------------------------------|--|--|--|--|--|
| Week 8  | *Counters: Asynchronous (Modulus Counter) and Synchronous [State Diagram, Table, Equation]                                                                                                                                                                                 | Lecture<br>Tutorial | *Colorlation                                              | 3    | Quiz 3,<br>Term<br>Exam                                 |  |  |  |  |  |
| Week 9  | Binary Up-Down counter [ State Diagram, Table, Equation] *Designing Irregular Counters using State Diagram and State Equation                                                                                                                                              | Lecture<br>Tutorial | *Calculation-<br>based<br>question:<br>test/              | 3    | Quiz,<br>Term<br>Exam                                   |  |  |  |  |  |
| Week 10 | *Shift registers: Basic Shift Register Functions, Different types of Shift Registers *Shift register Counters: Johnson counter, Ring counter *Operation of 555 integrated timer circuit: Monostable, A stable multivibrator  Special OBE Assignment for assessing P.a.3.C3 | Lecture<br>Tutorial | final exam *Theoretical- based question: test/ final exam | 1,2  | Quiz 4,<br>Term<br>Exam,<br>OBE<br>Assignm<br>ent       |  |  |  |  |  |
| Week 11 | Digital Signal Processing Basics, Sample and Hold Circuits *Different types of A/D Converter with application *Different types D/A converter with application.                                                                                                             | Lecture<br>Tutorial |                                                           | 3, 4 | Quiz 4,<br>Term<br>Exam,<br>Project<br>Presentat<br>ion |  |  |  |  |  |
| Week 12 | FINAL-TERM EXAM WEEK                                                                                                                                                                                                                                                       |                     |                                                           |      |                                                         |  |  |  |  |  |

<sup>\*</sup> The faculty reserves the right to change, amend, add or delete any of the contents.

# **PART C**

# 18. Assessment and Evaluation

1. Assessment Strategy:

|                | CO/CLO 1 | CO/CLO 2 | CO/CLO 3 | CO/CLO 4 | Marks for |
|----------------|----------|----------|----------|----------|-----------|
|                | (marks)  | (marks)  | (marks)  | (marks)  | Grading   |
| Quiz (Mid)     | Q1(20)   |          |          |          |           |
|                | Q2(20)   |          |          |          |           |
| Mid Assignment | 10       |          |          |          |           |
| Quiz (Final)   |          |          | Q3(5)    |          |           |
|                |          |          | Q4(5)    |          |           |
| OBE Assignment |          | Q1(15)   |          |          |           |
| (Final)        |          | Q2(15)   |          |          |           |
| Presentation & |          |          |          | 10       |           |
| Viva           |          |          |          |          |           |
| (Final)        |          |          |          |          |           |
| Total          | 50       | 30       | 10       | 10       | · ·       |

# 2. Table of Specification (TOS)

|                                                                                    |        |             |              |            | Rer      | nem       | ber   | Und      | lerst     | and   |                   | Apply          |             | ,        | Analyze   |       | Ev       | alu       | ate   | C        | rea       | te    |          |
|------------------------------------------------------------------------------------|--------|-------------|--------------|------------|----------|-----------|-------|----------|-----------|-------|-------------------|----------------|-------------|----------|-----------|-------|----------|-----------|-------|----------|-----------|-------|----------|
| Topics                                                                             | CO No. | No. of Days | No. of Items | No. of COs | Item No. | Test Type | Marks | Item No. | Test Type | Marks | Item No.          | Test Type      | Marks       | Item No. | Test Type | Marks | Item No. | Test Type | Marks | Item No. | Test Type | Marks | POI      |
| Special<br>Characteristics<br>of digital logic<br>families, Binary<br>Logic, Logic | CO1    | 3           | 5            |            |          |           |       |          |           |       | 1.a               | PS             | 5           |          |           |       |          |           |       |          |           |       | P.a.2.C3 |
| gates, their<br>truth table and<br>design of logic<br>circuit                      |        |             |              |            |          |           |       |          |           |       | 4.b               | PS             | 5           |          |           |       |          |           |       |          |           |       |          |
| Boolean<br>algebra,<br>Simplification,<br>Circuit<br>implementation                | CO1    | 2           | 3            |            |          |           |       |          |           |       | 2.a               | PS             | 5           |          |           |       |          |           |       |          |           |       | P.a.2.C3 |
| SOP, POS,<br>KMAP,<br>Universal gates                                              | CO1    | 3           | 4            |            |          |           |       |          |           |       | 2.b<br>3.a<br>5.b | PS<br>PS<br>PS | 5<br>5<br>5 |          |           |       |          |           |       |          |           |       | P.a.2.C3 |
| Adder, 2's complement, Comparator,                                                 | CO1    |             | 0            |            |          |           |       |          |           |       | 1.b               | PS             | 5           |          |           |       |          |           |       |          |           |       | P.a.2.C3 |
| Encoder, Decoder, MUX, DeMUX                                                       |        | 6           | 8            |            |          |           |       |          |           |       | 3.b<br>4.a<br>5.a | PS<br>PS       | 5<br>5<br>5 |          |           |       |          |           |       |          |           |       |          |
| Total                                                                              |        | 14          | 20           |            |          |           |       |          |           |       |                   |                | 50          |          |           |       |          |           |       |          |           |       | ,        |

**Final Exam** 

|                                   |        |             |              |            |          |           |       |          |           |       | Le                       |                | Bloom            | 's Taxor | nomy      |       |          |           |       |          |           |       |          |
|-----------------------------------|--------|-------------|--------------|------------|----------|-----------|-------|----------|-----------|-------|--------------------------|----------------|------------------|----------|-----------|-------|----------|-----------|-------|----------|-----------|-------|----------|
|                                   |        |             |              |            | Re       | men       | ıber  | Un       | ders<br>d | tan   |                          | Apply          |                  | A        | analyze   |       | Ev       | aluate    |       | Crea     |           | te    |          |
| Topics                            | CO No. | No. of Days | No. of Items | No. of COs | Item No. | Test Type | Marks | Item No. | Test Type | Marks | Item No.                 | Test Type      | Marks            | Item No. | Test Type | Marks | Item No. | Test Type | Marks | Item No. | Test Type | Marks | POI      |
| Flip- flops,<br>Timing<br>diagram | соз    | 2           | 2            |            |          |           |       |          |           |       | 3.b                      | PS             | 5                |          |           |       |          |           |       |          |           |       | P.a.1.C3 |
| Counters and<br>Shift register    | CO3    | 6           | 6            |            |          |           |       |          |           |       | 1.b<br>2.a<br>3.a<br>4.a | PS<br>PS<br>PS | 5<br>5<br>5<br>5 |          |           |       |          |           |       |          |           |       | P.a.1.C3 |
| Timer                             | CO2    | 4           | 2            |            |          |           |       |          |           |       | 2.b<br>5.b               | PS<br>PS       | 5                |          |           |       |          |           |       |          |           |       | P.a.1.C3 |
| Digital Signal<br>Processing      | CO3    | 4           | 4            |            |          |           |       |          |           |       | 1.a<br>4.b<br>5.a        | PS<br>PS<br>PS | 5<br>5<br>5      |          |           |       |          |           |       |          |           |       | P.a.1.C3 |
| Total                             |        | 16          | 14           |            |          |           |       |          |           |       |                          |                | 50               |          |           |       |          |           |       |          |           |       |          |

Test Type Legend: AS: Assignment; BQ: Broad question; SQ: Short question; D: Derivation; ES: Essay; EX: Exercise; GE: Group Exercise; ID: Identification; MC: Multiple Choice; MT: Matching Type; OB: Observation; PS: Problem Solving; SA: Short Answer; TF: True or False; VV: Viva Voce; Other please specify:

#### 3. Marks Distribution:

The evaluation system will be strictly followed as par the AIUB grading policy. The following grading system will be strictly followed in this class.

| Assessment Type | Marking system For Theory Classes (Midterm) |          |
|-----------------|---------------------------------------------|----------|
| Continuous      | Attendance                                  | 10%      |
| Continuous      | Quiz (Best 1 out of 2)                      | 40%      |
| Continuous      | Assignment                                  | 10%      |
| Summative       | Midterm Exam                                | 40%      |
|                 | Total                                       | 100%     |
|                 | Marking system For Theory Classes (Final    | al term) |
| Continuous      | Attendance                                  | 10%      |
| Continuous      | Quiz                                        | 10%      |
| Continuous      | OBE Assignment                              | 30%      |
| Summative       | Presentation & VIVA                         | 10%      |
| Summative       | Final Exam                                  | 40%      |
|                 | Total                                       | 100%     |
|                 | Final Grade/ Grand Total                    |          |
| Grand Total     | Midterm:                                    | 40%      |
|                 | Final Term:                                 | 60%      |

#### 4. Grading Policy

| 4. Grading roney |             |             |
|------------------|-------------|-------------|
| Letter           | Grade Point | Numerical % |
| A+               | 4.00        | 90-100      |
| A                | 3.75        | 85-<90      |
| B+               | 3.50        | 80-<85      |
| В                | 3.25        | 75-<80      |
| C+               | 3.00        | 70-<75      |
| С                | 2.75        | 65-<70      |
| D+               | 2.50        | 60-<65      |
| D                | 2.25        | 50-<60      |
| F                | 0.00        | <50(Failed) |

#### 5. Makeup Procedure:

Students who fail to maintain the requirements and deadlines needed to contact faculty with reasoning. Continuous assessments will be taken with agreement with the student and faculty. For the make-up of Summative assessments students need to apply for SET – B exam according to the AIUB policy.

## PART D

## 19. Learning Materials

Formal lectures will provide the theoretical base for the subject as well as covering its practical application. A set of lecture notes, tutorial examples, with subsequent discussion and explanation, together with suggested reading will support and direct the students in their own personal study. Maximum topics will be covered from the textbook. For the rest of the topics, reference books will be followed. Some Class notes will be uploaded on the web. White board will be used for most of the time. For some cases, multimedia projector will be used for the convenience of the students.

Students must study up to the last lecture before coming to the class and it is suggested that they should go through the relevant chapter before coming to the class. Just being present in the class is not enough- students must participate in classroom discussions.

Few assignments will be given to the students based on that class to test their class performance.

#### 1. Recommended Readings (Textbook);

[1] Thomas L. Floyd, "Digital Fundamentals" 9th edition, Prentice Hall.

[2] M. Morris Mano, "Digital Logic & Computer Design" Prentice Hall.

### 2. Supplementary Readings (Reference Book);

- [1] Ronald J. Tocci & Neal S. Widmer, "Digital Systems" 7th edition, Prentice Hall.
- [2] Digital design Karim and Johnson
- [3] Brian Holdsworth and Clive Woods, "Digital Logic Design"-Fourth Edition.
- [4] Stephen Brown and Zvonko Vranesic, "Fundamentals of Digital Logic with VHDL Design with CD-ROM"
- [5] William J. Dally and R. Curtis Harting, "Digital Design: A Systems Approach"
- [6] Victor P. Nelson, H. Troy Nagle, Bill D. Carroll and David Irwin, "Digital Logic Circuit Analysis and Design"
- [7] John P. Hayes, "Introduction to Digital Logic Design"
- [8] Norman Balabanian and Bradley Carlson, "Digital Logic Design Principles"
- [9] Enoch O. Hwang, "Digital Logic and Microprocessor Design with VHDL"
- [10] Joseph Cavanagh, "Digital Computer Arithmetic: Design and Implementation (Computer Science)"

## **PART E**

| Verification: EEE 3101: Digital Lo | ogic and Circuits                                       |                                  |  |  |  |  |  |
|------------------------------------|---------------------------------------------------------|----------------------------------|--|--|--|--|--|
| Prepared by:                       | Checked and certified by:                               | Approved by:                     |  |  |  |  |  |
|                                    |                                                         |                                  |  |  |  |  |  |
| Mr. Rethwan Faiz                   | Nafiz Ahmed Chisty                                      | Prof. Dr. A B M Siddique Hossain |  |  |  |  |  |
| (Course Co-ordinator)              | Head (UG), Department of EEE,<br>Faculty of Engineering | Dean, Faculty of Engineering     |  |  |  |  |  |
|                                    | Tuesdy of Engineering                                   |                                  |  |  |  |  |  |
| Date:                              | Date:                                                   | Date:                            |  |  |  |  |  |
|                                    | Moderated by:                                           | Moderated by:                    |  |  |  |  |  |
|                                    | Ž                                                       | ,                                |  |  |  |  |  |
|                                    |                                                         |                                  |  |  |  |  |  |
|                                    |                                                         |                                  |  |  |  |  |  |
|                                    |                                                         |                                  |  |  |  |  |  |
|                                    | Date:                                                   | Date:                            |  |  |  |  |  |
|                                    |                                                         |                                  |  |  |  |  |  |
|                                    |                                                         |                                  |  |  |  |  |  |